DocumentCode :
2449134
Title :
Improving topological mapping on NoCs
Author :
Tornero, Rafael ; Orduña, Juan M.
Author_Institution :
Dept. d´´Inf., Univ. de Valencia, Valencia, Spain
fYear :
2010
fDate :
19-23 April 2010
Firstpage :
1
Lastpage :
4
Abstract :
Networks-on-Chip (NoCs) have been proposed as an efficient solution to the complex communications on System-on-chip (SoCs). The design flow of network-on-chip (NoCs) include several key issues, and one of them is the decision of where cores have to be topologically mapped. This thesis proposes a new approach to the topological mapping strategy for NoCs. Concretely, we propose a new topological mapping technique for regular and irregular NoC platforms and its application for optimizing application specific NoC based on distributed and source routing.
Keywords :
integrated circuit design; network routing; network topology; network-on-chip; design flow; distributed routing; networks-on-chip; source routing; system-on-chip; topological mapping; Bandwidth; Delay; Energy consumption; Intellectual property; Network topology; Network-on-a-chip; Routing; Space exploration; System-on-a-chip; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel & Distributed Processing, Workshops and Phd Forum (IPDPSW), 2010 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-6533-0
Type :
conf
DOI :
10.1109/IPDPSW.2010.5470811
Filename :
5470811
Link To Document :
بازگشت