DocumentCode :
2449724
Title :
Design of test platform for 3D graphics pipeline based on Microblaze
Author :
Feng Guo ; Wanggen Wan ; Ximin Zhang ; Xueli Zhou
Author_Institution :
Sch. of Inf., Linyi Univ., Linyi, China
fYear :
2012
fDate :
16-18 July 2012
Firstpage :
392
Lastpage :
396
Abstract :
As the importance of 3D graphics increased rapidly in handled device performance, we designed a 3D graphics accelerator to fit the low power consumption. In order to testing the capability of the accelerator, a hardware/software co-processing system for 3D graphics pipeline test platform is proposed in this paper. The system consists of a soft-core microprocessor and a dedicated hardware accelerator for 3D graphics pipeline implemented on an FPGA. Thus, we studied the structure of Microblaze in order to translate the 3D model data to the accelerator. The design is described in Verilog HDL and synthesized on a Xilinx Virtex-5 FPGA. The experimental results from this hardware implementation showed that a cow model with 5800 triangle faces rotated smoothly.
Keywords :
computer graphics; field programmable gate arrays; hardware description languages; pipeline processing; 3D graphics accelerator design; 3D graphics pipeline test platform; 3D model data translation; Microblaze; Verilog HDL; Xilinx Virtex-5 FPGA; cow model; field programmable gate arrays; handled device performance; hardware accelerator; hardware/software coprocessing system; low-power consumption; soft-core microprocessor; triangle faces; Algorithm design and analysis; Computer architecture; Graphics; Hardware; Mobile communication; Pipelines; Program processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Audio, Language and Image Processing (ICALIP), 2012 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-0173-2
Type :
conf
DOI :
10.1109/ICALIP.2012.6376649
Filename :
6376649
Link To Document :
بازگشت