Title :
Time/area tradeoffs in testing hierarchical SOCs with hard mega-cores
Author :
Xu, Qiang ; Nicolici, Nicola
Author_Institution :
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, Ont., Canada
Abstract :
Motivated by the presence of mega-cores in hierarchical systems-on-a-chip, This work describes a new framework for the design space exploration of multi-level test access mechanisms. Test resources are placed next to the mega-core wrappers, which removes the constraint that upper-level TAM width must be wider than the internal TAM width of the mega-core. The proposed solution can rapidly analyze the tradeoffs between test application time and area overhead and it facilitates test data reuse for hard mega-cores.
Keywords :
integrated circuit design; integrated circuit testing; system-on-chip; design space exploration; hard mega cores; hierarchical SOC testing; hierarchical systems-on-a-chip; mega core wrappers; multilevel test access mechanisms; time-area tradeoffs; Algorithm design and analysis; Art; Design methodology; Design optimization; Intellectual property; Lagrangian functions; NP-hard problem; Space exploration; System testing; System-on-a-chip;
Conference_Titel :
Test Conference, 2004. Proceedings. ITC 2004. International
Print_ISBN :
0-7803-8580-2
DOI :
10.1109/TEST.2004.1387392