Title :
Structural planning of 3D-IC interconnects by block alignment
Author :
Knechtel, Johann ; Young, Evangeline F. Y. ; Lienig, Jens
Author_Institution :
Inst. of Electromech. & Electron. Design, Dresden Univ. of Technol., Dresden, Germany
Abstract :
Three-dimensional integrated circuits rely on optimized interconnect structures for blocks which are spread among one or multiple dies. We demonstrate how 2D and 3D block alignment can be efficiently utilized for structural planning of different interconnects. To realize this, we extend the corner block list and provide effective techniques for 3D layout generation, i.e., block placement and alignment. Our techniques are made available in an open-source, simulated-annealing-based tool. Besides block alignment, it accounts for key objectives in 3D design like fast thermal management and fixed-outline floorplanning. Experimental results on GSRC and IBM-HB+ circuits demonstrate the capabilities of our tool for both planning 3D-IC interconnects by block alignment and for 3D floorplanning in general.
Keywords :
circuit optimisation; integrated circuit interconnections; integrated circuit layout; simulated annealing; three-dimensional integrated circuits; 2D block alignment; 3D block alignment; 3D design; 3D floorplanning; 3D layout generation; GSRC circuit; IBM-HB+ circuits; block placement; corner block list; fast thermal management; fixed-outline floorplanning; multiple dies; open-source simulated-annealing-based tool; optimized interconnect structures; structural planning; three-dimensional integrated circuits; Encoding; Integrated circuit interconnections; Layout; Optimization; Planning; Three-dimensional displays; Through-silicon vias;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
DOI :
10.1109/ASPDAC.2014.6742866