Title :
Comprehensive die-level assessment of design rules and layouts
Author :
Ghaida, Rani S. ; Badr, Youakim ; Gupta, Madhu ; Ning Jin ; Gupta, Puneet
Abstract :
Co-development of design rules and layout methodologies is the key to successful adoption of a technology. In this work, we propose Chip-level Design Rule Evaluator (ChipDRE), the first framework for systematic evaluation of design rules and their interaction with layouts, performance, margins and yield at the chip scale (as opposed to standard cell-level). A “good chips per wafer” metric is used to unify area, performance, variability and yield. The framework uses a generated virtual standard-cell library coupled with a mix of physical design, semi-empirical, and machine-learning-based models to estimate area and delay at the chip level. The result is a unified design-quality estimate that can be computed fast enough to allow using ChipDRE to optimize a large number of complex design rules. For instance, a study of well-to-active spacing rule reveals a non-monotone dependence of rule value to chip area (although the dependence to cell area is monotone) due to delay changes coming from well-proximity effect.
Keywords :
electronic engineering computing; integrated circuit layout; integrated circuit modelling; neural nets; ChipDRE; chip scale; chip-level design rule evaluator; complex design rules; die-level assessment; generated virtual standard-cell library; good chips per wafer metric; layout methodologies; machine-learning-based models; nonmonotone dependence; physical design models; rule value; semiempirical models; standard cell-level; systematic evaluation; unified design-quality estimate; well-proximity effect; well-to-active spacing rule; Computational modeling; Delays; Estimation; Layout; Logic gates; Mathematical model; Routing;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
DOI :
10.1109/ASPDAC.2014.6742867