DocumentCode :
2454837
Title :
A low-cost VLIW DSP architecture for communication equipment
Author :
Petit, Laurent ; Legat, Jean-Didier
Author_Institution :
Microelectron. Lab., Katholieke Univ., Leuven, Belgium
fYear :
1998
fDate :
29 Sep-2 Oct 1998
Firstpage :
278
Lastpage :
281
Abstract :
A new DSP architecture based on a traditional VLIW processor is presented. It is able to perform a maximum of 8 instructions per cycle with only a 64-bit instruction word by fetching the address of previously stored instructions instead of the entire instruction word. Simulations have shown that, compared to the VLIW architecture, the reduction of the instruction word size induces no significant decrease of performance in the field of signal processing algorithms. Moreover, in combination with a high-speed external memory, this architecture does not need any instruction cache, making it suitable for applications where low-cost is a key feature
Keywords :
digital signal processing chips; instruction sets; parallel architectures; telecommunication equipment; 64 bit; DSP architecture; address; communication equipment; instruction word size; instructions per cycle; low-cost VLIW DSP architecture; performance; previously stored instructions; signal processing algorithms; Communication equipment; Computer architecture; Data mining; Digital signal processing; Hardware; Microelectronics; Parallel processing; Scheduling algorithm; Signal processing algorithms; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems, and Electronics, 1998. ISSSE 98. 1998 URSI International Symposium on
Conference_Location :
Pisa
Print_ISBN :
0-7803-4900-8
Type :
conf
DOI :
10.1109/ISSSE.1998.738081
Filename :
738081
Link To Document :
بازگشت