DocumentCode :
245514
Title :
A read-write aware DRAM scheduling for power reduction in multi-core systems
Author :
Chih-Yen Lai ; Gung-Yu Pan ; Hsien-Kai Kuo ; Jing-Yang Jou
Author_Institution :
Dept. of Electron. Eng. & Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
20-23 Jan. 2014
Firstpage :
604
Lastpage :
609
Abstract :
The demand of high performance and low power has increased the importance of power efficiency in multi-core systems. In modern multi-core architectures, DRAM has dominated the power consumption and therefore reordering based DRAM scheduling has been intensively studied to reduce the power. However, the benefit of reordering is not fully explored by the previous studies. To further reduce the power, this paper proposes the read-write reordering and the read-write aware throttling. When compared to the existing work, the proposed techniques reduce 10% more DRAM power with less performance degradation.
Keywords :
DRAM chips; multiprocessing systems; power consumption; scheduling; DRAM scheduling; modern multicore architectures; multicore systems; power efficiency; read-write aware throttling; read-write reordering; Benchmark testing; Degradation; Delays; Power demand; Program processors; Random access memory; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ASPDAC.2014.6742957
Filename :
6742957
Link To Document :
بازگشت