DocumentCode :
245539
Title :
Fault-tolerant TSV by using scan-chain test TSV
Author :
Fu-Wei Chen ; Hui-Ling Ting ; TingTing Hwang
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
20-23 Jan. 2014
Firstpage :
658
Lastpage :
663
Abstract :
In order to increase the yield of 3-D IC, fault-tolerance technique to recover failed TSV is essential. In this paper, an architecture of TSV recovery by using scan-chain test TSV is proposed. With the architecture, only a small amount of redundant TSVs is required to be inserted. Extra TSV area that occurs by our method is much less than that of other methods. Moreover, a 3-D IC scan-chain optimization algorithm is proposed taking into consideration the locations of functional TSVs as well as test TSVs, so that the number of total TSVs including test TSV and extra redundant TSV of a 3-D IC design is effectively reduced.
Keywords :
fault tolerance; integrated circuit testing; integrated circuit yield; optimisation; three-dimensional integrated circuits; 3D IC design; 3D IC scan-chain optimization algorithm; 3D IC yield; TSV recovery; extra TSV area; fault-tolerance technique; redundant TSV; scan-chain test TSV; Circuit faults; Logic functions; Maintenance engineering; Testing; Through-silicon vias; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ASPDAC.2014.6742966
Filename :
6742966
Link To Document :
بازگشت