DocumentCode :
2455441
Title :
ASIC Implementation of Low Power Decimation Filter for UMTS and GSM Sigma-Delta A/D Converter
Author :
Zhang, Chi ; Ofner, Erwin
Author_Institution :
Carinthia Univ. of Appl. Sci., Villach
fYear :
2007
fDate :
23-27 Sept. 2007
Firstpage :
224
Lastpage :
227
Abstract :
This work proposes an ASIC implementation of low power non-recursive decimation filters in a GSM and UMTS dual mode sigma delta ADC. An alternative that saves 70% to 80% power consumption to the standard CIC approach is discussed here with a decimation factor of m-th power of two and m-th power of three. More research is done to find the break-even point between power consumption and silicon area for non-recursive and recursive architectures. The chip is fabricated in 0.35 mum CMOS and consumes 4.72 mW in GSM and 5.54 mW in UMTS mode, both at Vdd=2.5 V.
Keywords :
3G mobile communication; analogue-digital conversion; application specific integrated circuits; cellular radio; low-power electronics; sigma-delta modulation; ASIC; CMOS; GSM; UMTS; low power decimation filter; nonrecursive decimation filters; power 4.72 mW; power 5.54 mW; sigma-delta A/D converter; voltage 2.5 V; 3G mobile communication; Application specific integrated circuits; Clocks; Delta-sigma modulation; Energy consumption; Finite impulse response filter; Frequency; GSM; Power filters; Sampling methods; ASIC; Decimation filter; Sigma-Delta A/D converter; low power; non-recursive structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Design and Its Applications in Communications, 2007. IWSDA 2007. 3rd International Workshop on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-1074-3
Electronic_ISBN :
978-1-4244-1074-3
Type :
conf
DOI :
10.1109/IWSDA.2007.4408364
Filename :
4408364
Link To Document :
بازگشت