DocumentCode :
2455447
Title :
Double patterning interactions with wafer processing, OPC and physical design flows
Author :
Lucas, Kevin
Author_Institution :
Synopsys, Inc., Mountain View, CA, USA
fYear :
2009
fDate :
27-29 April 2009
Firstpage :
95
Lastpage :
95
Abstract :
In this work we study interactions of double patterning technology (DPT) with lithography, masks synthesis and physical design flows for the 22 nm device node. DPT methods decompose the original design intent into two individual masking layers which are each patterned using single exposures and existing 193 nm lithography tools. Double exposure and etch patterning steps create complexity for both process and design flows. DPT decomposition is a critical software step which will be performed in physical design and also in mask synthesis. Decomposition includes cutting (splitting) of original design intent polygons into multiple polygons where required; and coloring of the resulting polygons. We evaluate the ability to meet key physical design goals such as: reduce circuit area; minimize rework; ensure DPT compliance; guarantee patterning robustness on individual layer targets; ensure symmetric wafer results; and create uniform wafer density for the individual patterning layers.
Keywords :
design for manufacture; masks; nanofabrication; nanolithography; nanopatterning; cutting; decomposition; double patterning technology; etch patterning; lithography; masks; multiple polygons; physical design flows; splitting; wafer processing; Circuit synthesis; Etching; Lithography; Process design; Robustness; Software performance; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications, 2009. VLSI-TSA '09. International Symposium on
Conference_Location :
Hsinchu
ISSN :
1524-766X
Print_ISBN :
978-1-4244-2784-0
Electronic_ISBN :
1524-766X
Type :
conf
DOI :
10.1109/VTSA.2009.5159307
Filename :
5159307
Link To Document :
بازگشت