Title :
Reliability of planar and FinFET SONOS devices for NAND flash applications - Field enhancement vs. barrier engineering
Author :
Hsu, Tzu-Hsuan ; Lue, Hang-Ting ; Lai, Sheng-Chih ; King, Ya-Chin ; Hsieh, Kuang-Yeu ; Liu, Rich ; Lu, Chih-Yuan
Author_Institution :
Emerging Central Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
Abstract :
The reliability of sub-40 nm SONOS NAND devices with various tunnel oxide thickness and FinFET structures are studied for future NAND Flash application. SONOS intrinsically has slow erase speed and high erase saturation for tunnel oxide ranging from 25 to 45 Aring. Furthermore, the endurance degradation occurs very early at low P/E<10, owing to the nature of electron de-trapping mechanism at tunnel oxide > 20 A. Thus planar SONOS is not suitable for NAND Flash applications. On the other hand, when SONOS is applied to FinFET structure, significantly faster erase speed is obtained, owing to the field enhancement effect. However, it is still hard to erase below the initial Vt. We conclude that barrier engineering, such as BE-SONOS is more efficient in providing faster erase speed at lower erase voltages without endurance degradation. We also estimated the large density (4 Mb) array distribution of sub-40 nm SONOS and BE-SONOS devices, and found that the distribution width is quite insensitive to the tunnel oxide thickness. This suggests that for future scaled NAND devices the edge effect is more important in determining the P/E distribution than the tunnel oxide thickness variation.
Keywords :
MOSFET; NAND circuits; flash memories; integrated circuit reliability; FinFET SONOS devices; NAND flash; barrier engineering; electron detrapping mechanism; endurance degradation; field enhancement; high erase saturation; large density array distribution; planar devices; size 40 nm; tunnel oxide thickness; Capacitors; Degradation; Electron traps; Electronic mail; FinFETs; Reliability engineering; SONOS devices; Testing; Thickness control; Voltage;
Conference_Titel :
VLSI Technology, Systems, and Applications, 2009. VLSI-TSA '09. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2784-0
Electronic_ISBN :
1524-766X
DOI :
10.1109/VTSA.2009.5159336