Title :
A transaction-oriented UVM-based library for verification of analog behavior
Author :
Rath, Alexander W. ; Esen, Volkan ; Ecker, Wolfgang
Abstract :
The Universal Verification Methodology (UVM) has become a de facto standard in today´s functional verification of digital designs. However, it is rarely used for the verification of Designs Under Test containing Real Number Models. This paper presents a new technique using UVM that can be used in order to compare models of analog circuitry on different levels of abstraction. It makes use of statistic metrics. The presented technique enables us to ensure that Real Number Models used in chip projects match the transistor level circuitry during the whole life cycle of the project.
Keywords :
analogue integrated circuits; integrated circuit design; integrated circuit testing; analog behavior verification; analog circuitry; chip projects; designs under test; digital designs; real number models; transaction-oriented UVM-based library; transistor level circuitry; universal verification methodology; Data structures; Heuristic algorithms; Libraries; Monitoring; Protocols; SPICE; Shape;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
DOI :
10.1109/ASPDAC.2014.6742989