DocumentCode :
2456162
Title :
Cache optimization for embedded processor cores: an analytical approach
Author :
Ghosh, Arijit ; Givargis, Tony
Author_Institution :
Dept. of Comput. Sci., California Univ., Irvine, CA, USA
fYear :
2003
fDate :
9-13 Nov. 2003
Firstpage :
342
Lastpage :
347
Abstract :
Embedded microprocessor cores are increasingly being used in embedded and mobile devices. The software running on these embedded microprocessor cores is often a priori known, thus, there is an opportunity for customizing the cache subsystem for improved performance. In this work, we propose an efficient algorithm to directly compute cache parameters satisfying desired performance criteria. Our approach avoids simulation and exhaustive exploration, and, instead, relies on an exact algorithmic approach. We demonstrate the feasibility of our algorithm by applying it to a large number of embedded system benchmarks.
Keywords :
cache storage; embedded systems; optimisation; system-on-chip; cache optimization; cache parameters; cache subsystem; embedded devices; embedded processor cores; embedded system benchmarks; mobile devices; Algorithm design and analysis; Computational modeling; Computer science; Design methodology; Embedded computing; Microprocessors; Mobile computing; Permission; Space exploration; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
Type :
conf
DOI :
10.1109/ICCAD.2003.159709
Filename :
1257734
Link To Document :
بازگشت