DocumentCode :
2456229
Title :
Investigation in FIR filter to improve power efficiency and delay reduction
Author :
Sathe, Rameshwari ; Patil, Vijay ; Patil, Nitin
Author_Institution :
Dept. of Electron. & Telecommun., D.N. Patel Coll. of Eng., Nandurbar, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
6
Abstract :
In design of Finite Impulse Response (FIR) filter using adder, coefficients and multiplication are used. Multiple Constant Multiplication (MCM) is the algorithm which is used in FIR designing to minimize complexity of the circuit, increased delay and multiplication using large area. These problems can be optimized by using new technique known as digit-serial multiple constant multiplications. It reduces the complexity, delay and area utilization. Along with this already existed method, the modified carry select adder implemented in the current paper. It shows that there should be 10-20% increment in power efficiency and 50% reduction in delay compared to already exist techniques.
Keywords :
FIR filters; adders; delays; FIR filter; MCM; delay reduction; digit-serial multiple constant multiplication; efficiency 10 percent to 20 percent; efficiency 50 percent; finite impulse response filter; modified carry select adder; power efficiency; Adders; Algorithm design and analysis; Complexity theory; Delays; Finite impulse response filters; Logic gates; CSA; Delay; FIR filter; GB; MCM; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Pervasive Computing (ICPC), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/PERVASIVE.2015.7087022
Filename :
7087022
Link To Document :
بازگشت