• DocumentCode
    2456280
  • Title

    Automatic generation of fast timed simulation models for operating systems in SoC design

  • Author

    Yoo, Sungjoo ; Nicolescu, Gabriela ; Gauthier, Lovic ; Jerraya, Ahmed A.

  • Author_Institution
    SLS Group, TIMA Lab., Grenoble, France
  • fYear
    2002
  • fDate
    2002
  • Firstpage
    620
  • Lastpage
    627
  • Abstract
    To enable fast and accurate evaluation of HW/SW implementation choices of on-chip communication, we present a method to automatically generate timed OS simulation models. The method generates the OS simulation models with the simulation environment as a virtual processor Since the generated OS simulation models use final OS code, the presented method can mitigate the OS code equivalence problem. The generated model also simulates different types of processor exceptions. This approach provides two orders of magnitude higher simulation speedup compared to the simulation using instruction set simulators for SW simulation
  • Keywords
    application specific integrated circuits; circuit simulation; hardware-software codesign; instruction sets; integrated circuit design; logic simulation; operating systems (computers); virtual machines; HW/SW implementation; SoC design; automatic generation; code equivalence problem; fast timed simulation models; final OS code; instruction set simulators; operating systems; processor exceptions; simulation environment; simulation speedup; virtual processor; Buildings; Communication networks; Communication switching; Design optimization; Network synthesis; Network-on-a-chip; Operating systems; Packet switching; Switches; Switching circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
  • Conference_Location
    Paris
  • ISSN
    1530-1591
  • Print_ISBN
    0-7695-1471-5
  • Type

    conf

  • DOI
    10.1109/DATE.2002.998365
  • Filename
    998365