DocumentCode :
245630
Title :
Fast vectorless power grid verification using maximum voltage drop location estimation
Author :
Wei Zhao ; Yici Cai ; Jianlei Yang
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2014
fDate :
20-23 Jan. 2014
Firstpage :
861
Lastpage :
866
Abstract :
Power grid integrity verification is critical for reliable chip design. Vectorless power grid verification provides a promising approach to evaluate the worst-case voltage fluctuations without the detailed information of circuit activities. Vectorless verification is usually required to solve numerous linear programming problems to obtain the worst-case voltage fluctuation throughout the grid, which is extremely time-consuming for large-scale verification. In this paper, a maximum voltage drop location estimation approach is proposed for efficient vectorless verification. The power grid nodes are grouped into disjoint subsets, and an estimation strategy is utilized to roughly locate the nodes which have the worst-case voltage drop in each group. Consequently, the verification problem size can be significantly reduced compared with accurate verification. Experimental results show that the proposed approach can achieve remarkable speedups with acceptable accuracy loss.
Keywords :
integrated circuit design; linear programming; chip design; large-scale verification; linear programming; maximum voltage drop location estimation; power grid integrity verification; power grid nodes; Accuracy; Approximation methods; Estimation; Linear programming; Power grids; Upper bound; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ASPDAC.2014.6742998
Filename :
6742998
Link To Document :
بازگشت