DocumentCode :
2456404
Title :
Flip-flop and repeater insertion for early interconnect planning
Author :
Lu, Ruibing ; Zhong, Guoan ; Koh, Cheng-Kok ; Chao, Kai-Yuan
Author_Institution :
ECE, Purdue Univ., West Lafayette, IN, USA
fYear :
2002
fDate :
2002
Firstpage :
690
Lastpage :
695
Abstract :
We present a unified framework that considers flipflop and repeater insertion and the placement of flip-flop/repeater blocks during RT or higher level design. We introduce the concept of independent feasible regions in which flip-flops and repeaters can be inserted in an interconnect to satisfy both delay and cycle time constraints. Experimental results show that, with flip-flop insertion, we greatly increase the ability of interconnects to meet timing constraints. Our results also show that it is necessary to perform interconnect optimization at early design steps as the optimization will have even greater impact on the chip layout as feature size continually scales down
Keywords :
VLSI; circuit optimisation; delays; flip-flops; integrated circuit interconnections; integrated circuit layout; logic design; repeaters; VLSI; chip layout; cycle time constraints; delay; feature size; flip-flop insertion; interconnect optimization; repeater insertion; timing constraints; Chaos; Clocks; Contracts; Delay effects; Design optimization; Flip-flops; Integrated circuit interconnections; Repeaters; Timing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location :
Paris
ISSN :
1530-1591
Print_ISBN :
0-7695-1471-5
Type :
conf
DOI :
10.1109/DATE.2002.998374
Filename :
998374
Link To Document :
بازگشت