DocumentCode :
2457048
Title :
Performance-area trade-off of address generators for address decoder-decoupled memory
Author :
Hettiaratchi, Sambuddhi ; Cheung, Peter Y K ; Clarke, Thomas J W
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. of Sci., Technol. & Med., London, UK
fYear :
2002
fDate :
2002
Firstpage :
902
Lastpage :
908
Abstract :
Multimedia applications are characterized by a large, number of data accesses and complex array index manipulations. The built-in address decoder in the RAM memory model commonly used by most memory synthesis tools, unnecessarily restricts the freedom of address generator synthesis. Therefore a memory model in which the address decoder is decoupled from the memory cell array is proposed. In order to demonstrate the benefits and limitations of this alternative memory model, synthesis results for a Shift Register based Address Generator that does not require address decoding are compared to those for a counter-based address generator that requires address decoding. Results show that delay can be nearly halved at the expense of increased area
Keywords :
memory architecture; multimedia computing; shift registers; storage allocation; address decoder-decoupled memory; address generator; memory cell array; memory model; memory synthesis tool; multimedia applications; performance-area characteristics; shift register; Circuits; Context modeling; Data engineering; Decoding; Electronic switching systems; Image processing; Memory architecture; Random access memory; Read-write memory; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location :
Paris
ISSN :
1530-1591
Print_ISBN :
0-7695-1471-5
Type :
conf
DOI :
10.1109/DATE.2002.998407
Filename :
998407
Link To Document :
بازگشت