DocumentCode :
2457309
Title :
Truncated Multiplication with Symmetric Correction
Author :
Park, Hyuk ; Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX
fYear :
2006
fDate :
Oct. 29 2006-Nov. 1 2006
Firstpage :
931
Lastpage :
934
Abstract :
In the design of digital signal processing systems, where single-precision results are required, the power dissipation and area of parallel multipliers can be significantly reduced by truncating the less significant columns and compensating to produce an approximate rounded product. This paper provides a new method for truncated multiplication, which yields less errors than the previous methods with only slightly more complexity by a specialized counter. An error pattern is exhaustively analyzed with all possible inputs to evaluate the errors by the proposed correction method. Error and hardware comparisons of the previous methods and the proposed correction method are presented. The proposed method is applied to both unsigned and two´s complement multipliers.
Keywords :
digital signal processing chips; integrated circuit design; low-power electronics; multiplying circuits; approximate rounded product; digital signal processing system design; parallel multiplier; power dissipation; symmetric correction method; truncated multiplication; Counting circuits; Digital signal processing; Energy consumption; Error analysis; Error correction; Hardware; Logic; Pattern analysis; Power dissipation; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2006. ACSSC '06. Fortieth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
1-4244-0784-2
Electronic_ISBN :
1058-6393
Type :
conf
DOI :
10.1109/ACSSC.2006.354887
Filename :
4176697
Link To Document :
بازگشت