DocumentCode :
2458447
Title :
An instruction-level methodology for power estimation and optimization of embedded VLIW cores
Author :
Bona, A. ; Sami, M. ; Sciuto, Donatella ; Silvano, C. ; Zaccaria, Vittorio ; Zafalon, R.
Author_Institution :
ALaRI, Lugano, Switzerland
fYear :
2002
fDate :
2002
Firstpage :
1128
Abstract :
Summary form only given. The overall goal of this work is to define an instruction-level power macro-modeling and characterization methodology for VLIW embedded processor cores. The approach presented in this paper is a major extension of the work previously proposed, targeting an instruction-level energy model to evaluate the energy consumption associated with a program execution on a pipelined VLIW core. Our ongoing work aims at defining a power optimization technique based on the proposed model. The technique consists of a spatial rescheduling of the operations within the same long instruction to reduce their instruction power overhead
Keywords :
computational complexity; instruction sets; microprocessor chips; optimisation; parallel architectures; VLIW embedded processor cores; energy model complexity; instruction-level methodology; instruction-level power macro-modeling; k-mean clustering algorithm; operations clustering; power estimation; power optimization technique; spatial rescheduling; Character generation; Optimization methods; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location :
Paris
ISSN :
1530-1591
Print_ISBN :
0-7695-1471-5
Type :
conf
DOI :
10.1109/DATE.2002.998484
Filename :
998484
Link To Document :
بازگشت