DocumentCode :
2458806
Title :
Low complexity modified constant Log-Map algorithm for radix-4 turbo decoder
Author :
Bahirgonde, Prabhavati D. ; Dixit, Shantanu K.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Walchand Inst. of Technol., Solapur, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
4
Abstract :
Turbo decoding for 3GPP-LTE wireless communication standard is most challenging task to reduce computational complexity. This paper presents 8-state trellis VHDL implementation of radix-2 and radix-4 form. In a practical system, the original MAP algorithm is too complex for implementation. All the branch metrics required for calculating LLR values are stored in a RAM. Max* function is implemented with correction factor to improve performance. The proposed, implemented algorithm is almost identical to max* function. With increasing demand for different data rate and services for communication system reconfigurability is important. So implementation is targeted towards Xilinx Virtex E FPGAs. The turbo decoder uses soft in soft out (SISO) decoders to decode one code word.
Keywords :
3G mobile communication; Long Term Evolution; field programmable gate arrays; hardware description languages; trellis codes; turbo codes; 3GPP-LTE wireless communication standard; 8-state trellis VHDL implementation; SISO decoders; Xilinx Virtex E FPGA; computational complexity; low complexity modified constant log-map algorithm; original MAP algorithm; radix-2 form; radix-4 form; radix-4 turbo decoder; soft in soft out decoders; Approximation algorithms; Approximation methods; Decoding; Hardware; Measurement; Table lookup; Turbo codes; 3GPP-LTE; FPGA; LLR; MAP; MAX*; SISO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Pervasive Computing (ICPC), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/PERVASIVE.2015.7087135
Filename :
7087135
Link To Document :
بازگشت