DocumentCode :
2460936
Title :
CONCORD II: A Configurable SoC Prototyping Platform
Author :
Chu, Chun-Chieh ; Luo, Hua-Hsin ; Yang, Chih-Chyau ; Chien, Wei-De ; Lin, Chun-Ping ; Wu, Chien-Ming ; Huang, Chun-Ming
Author_Institution :
Design Service Dept., Nat. Chip Implementation Center, Hsinchu, Taiwan
fYear :
2012
fDate :
4-6 June 2012
Firstpage :
244
Lastpage :
247
Abstract :
The present SoC prototyping platforms in the market are usually with stationary connecting architecture, including designated bus protocols and peripheral interfaces. Due to the lack of architectural flexibility, users are not allowed to adapt the architecture for specific applications by on-chip-buses and on-chip-networks. In addition, the system architecture under the FPGA-based SoC may differ from the real chip. In our previous work, a configurable SoC prototyping platform, namely, CONCORD, was proposed to provide high flexibility, compatibility, and modularity in connection interfaces, for demands from various applications. In this paper, an improved version, named CONCORD II, is proposed. In contrast to CONCORD, CONCORD II operates with higher clock rate, greater FPGA capacity, more types of transmission signals, and additional categories of peripheral sub-modules.
Keywords :
field programmable gate arrays; peripheral interfaces; system-on-chip; CONCORD II; FPGA-based SoC; bus protocols; configurable SoC prototyping platform; on-chip-buses; on-chip-networks; peripheral interfaces; system architecture; Cameras; Field programmable gate arrays; Pins; SDRAM; System-on-a-chip; Configurable; FPGA; Prototyping; SoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer, Consumer and Control (IS3C), 2012 International Symposium on
Conference_Location :
Taichung
Print_ISBN :
978-1-4673-0767-3
Type :
conf
DOI :
10.1109/IS3C.2012.69
Filename :
6228293
Link To Document :
بازگشت