Title :
A FPGA and ASIC implementation of rate 1/2, 8088-b irregular low density parity check decoder
Author :
Chen, Yanni ; Hocevar, Dale
Author_Institution :
DSP Solutions R&D Center, Texas Instrum. Inc., Dallas, TX, USA
Abstract :
This paper presents an implementation of irregular low density parity check decoder using both FPGA and ASIC. The considered low density parity check code has code rate 1/2, codeword length of 8088 bits and parallel factor of 24. The partly parallel structure, memory management, message alignment and addressing generation schemes needed to realize the underlying graph connectivity will be discussed. With the target FPGA device Xilinx XC2V8000 and maximum number of 25 iterations, the information decoding throughput could achieve up to 40 Mbps. By using the same configuration and Texas Instruments´ GS-40 0.11 μm ASIC process technology, decoder data rate of 188 Mbps could be achieved for this decoder.
Keywords :
application specific integrated circuits; decoding; field programmable gate arrays; parallel architectures; parity check codes; storage management; ASIC; FPGA; graph connectivity; information decoding; low density parity check decoder; memory management; message alignment; parallel structure; Application specific integrated circuits; Digital signal processing; Field programmable gate arrays; Instruments; Iterative decoding; Memory management; Parity check codes; Throughput; Turbo codes; Very large scale integration;
Conference_Titel :
Global Telecommunications Conference, 2003. GLOBECOM '03. IEEE
Print_ISBN :
0-7803-7974-8
DOI :
10.1109/GLOCOM.2003.1258213