DocumentCode :
2465136
Title :
Segmented Digital Clock Manager- FPGA based Digital Pulse Width Modulator Technique
Author :
Batarseh, Majd G. ; Al-Hoor, Wisam ; Huang, Lilly ; Iannello, Chris ; Batarseh, Issa
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Univ. of Central Florida, Orlando, FL
fYear :
2008
fDate :
15-19 June 2008
Firstpage :
3036
Lastpage :
3042
Abstract :
A new digital pulse width modulator (DPWM) design for a field programmable gate array (FPGA) based systems is presented in this paper. The proposed architecture fully utilizes the digital clock manager (DCM) resources available on new FPGA boards. The proposed segmented DCM DPWM is a digital modulator architecture with low power that allows for high switching frequency operation. It relies on the power-optimized resources already existing on new FPGAs. The inherit phase shifting properties of the DCM blocks simplify the duty cycle generation. The architecture can be applied to achieve various number of bits for the DPWM resolution, and is implemented and verified experimentally on a Virtex4 FPGA board.
Keywords :
DC-DC power convertors; PWM power convertors; clocks; digital control; field programmable gate arrays; FPGA; dc-dc buck converter; digital pulse width modulator technique; duty cycle generation; field programmable gate array; power-optimized resources; segmented digital clock manager; Clocks; Counting circuits; Delay lines; Digital control; Digital modulation; Energy consumption; Field programmable gate arrays; Pulse width modulation; Space vector pulse width modulation; Switching frequency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2008. PESC 2008. IEEE
Conference_Location :
Rhodes
ISSN :
0275-9306
Print_ISBN :
978-1-4244-1667-7
Electronic_ISBN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.2008.4592415
Filename :
4592415
Link To Document :
بازگشت