DocumentCode :
2465188
Title :
DPWM based on FPGA clock phase shifting with time resolution under 100 ps
Author :
de Castro, A. ; Todorovich, E.
Author_Institution :
Digital Syst. Lab., Univ. Autonoma de Madrid, Madrid
fYear :
2008
fDate :
15-19 June 2008
Firstpage :
3054
Lastpage :
3059
Abstract :
This paper proposes a new DPWM architecture that takes advantage of FPGApsilas advanced clock management capabilities. The feature used in this investigation is that the clock management system nowadays present in almost every FPGA allows fine phase shifting of the clock. This is not only true for high-end and expensive FPGAs. Using a low cost FPGA, like Xilinx Spartan-3, the clock can be phase shifted in steps that range from 30 to 60 ps. This opens new possibilities for pushing the limits of DPWM resolution. The experimental results show two alternative DPWMs that obtain a time resolution under 100 ps while maintaining high linearity and monotonic behavior.
Keywords :
clocks; field programmable gate arrays; phase shifters; pulse width modulation; DPWM; FPGA clock phase shifting; Xilinx Spartan-3; monotonic behavior; time resolution; Clocks; Costs; Delay; Digital control; Field programmable gate arrays; Pulse width modulation; Pulsed power supplies; Quantization; Signal resolution; Switching frequency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2008. PESC 2008. IEEE
Conference_Location :
Rhodes
ISSN :
0275-9306
Print_ISBN :
978-1-4244-1667-7
Electronic_ISBN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.2008.4592418
Filename :
4592418
Link To Document :
بازگشت