Title :
Level Compaction in Quantum Circuits
Author :
Maslov, Dmitri ; Dueck, Gerhard W.
Author_Institution :
Univ. of Victoria, Victoria
Abstract :
Efficiency of a quantum computation realized in a circuit form depends on many parameters including (but not limited to) the number of gates, the number of auxiliary bits and the number of logic levels. While researchers paid some attention to the minimization of the number of gates and the number of auxiliary bits, the problem of minimizing the number of levels was set aside. However, gates that do not involve the same bits may be applied in parallel. In this paper we present an automated level compactor for quantum circuits. At its core are the templates -a local optimization tool developed for quantum/reversible circuit simplification. We show how the templates can be applied to compact logic levels in quantum circuits, which extends the boundaries of their usefulness. While our method for level compaction is basic, its application to the benchmark circuit specifications shows it has good potential.
Keywords :
minimisation; quantum gates; automated logic level compaction; gate level minimization problem; local optimization tool; quantum circuit; quantum computation; quantum gate; reversible circuit simplification; CMOS technology; Compaction; Computer science; Logic circuits; Minimization; Polynomials; Quantum computing; Quantum mechanics; Random number generation; Runtime;
Conference_Titel :
Evolutionary Computation, 2006. CEC 2006. IEEE Congress on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-9487-9
DOI :
10.1109/CEC.2006.1688606