DocumentCode :
2466980
Title :
Investigation Of A New Genetic Algorithm Designed For System-On-Chip Realization
Author :
Zhu, Zhenhuan ; Mulvaney, David ; Chouliaras, Vassilios
Author_Institution :
Loughborough Univ., Loughborough
fYear :
0
fDate :
0-0 0
Firstpage :
2981
Lastpage :
2987
Abstract :
This paper introduces a novel genetic algorithm whose properties have been purposely designed to be suited to hardware implementation. This is distinct from previous hardware designs that have been realized directly from conventional genetic algorithm approaches. To be suitable for hardware implementation, we propose that a genetic algorithm should attempt to both minimize final layout dimensions and reduce execution time while not compromising algorithmic performance. Consequently, the new genetic algorithm specifically aims to keep the requisite silicon area to a minimum by incorporating a monogenetic strategy that retains only the optimum individual, resulting in a dramatic reduction in the memory requirement and obviating the need for crossover circuitry. The results given in this paper demonstrate that new approach improves on a number of existing hardware genetic algorithm implementations in terms of the quality of the solution produced, the calculation time and the hardware component requirements.
Keywords :
circuit optimisation; genetic algorithms; integrated circuit layout; system-on-chip; crossover circuitry; genetic algorithm; hardware design; memory requirement; monogenetic strategy; silicon area; system-on-chip realization; Algorithm design and analysis; Biological cells; Clocks; Electronic design automation and methodology; Genetic algorithms; Hardware; Integrated circuit interconnections; Silicon; System-on-a-chip; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Evolutionary Computation, 2006. CEC 2006. IEEE Congress on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-9487-9
Type :
conf
DOI :
10.1109/CEC.2006.1688684
Filename :
1688684
Link To Document :
بازگشت