Title :
Rapid estimation of control delay from high-level specifications
Author :
Gupta, Gagan Raj ; Gupta, Madhur ; Panda, Preeti Ranjan
Author_Institution :
Dept. of Comput. Sci., Wisconsin Univ., Madison, WI
Abstract :
We address the problem of estimating controller delay from high-level specifications during behavioral synthesis. Typically, the critical path of a synthesized behavioral design goes through both the data path and the control logic; yet most scheduling algorithms account only for data path and ignore control delay, leading to timing uncertainties in the resulting designs. We present an estimation technique for computing a fast, robust, scalable, and reasonably accurate approximation of the control delay from behavioral specifications. The delay estimate is formulated in terms of the properties of the input specification and other inputs to the synthesis process such as resource constraints
Keywords :
delay circuits; estimation theory; finite state machines; high level synthesis; FSM; behavioral synthesis; control delay; control logic; data path; finite state machine; high level synthesis; high-level specifications; rapid estimation; scheduling algorithms; timing uncertainties; Algorithm design and analysis; Circuit synthesis; Clocks; Delay estimation; High level synthesis; Logic design; Registers; Signal synthesis; Timing; Uncertainty; Control Delay; Estimation; Experimentaton; FSM; High Level Synthesis; Performance;
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
1-59593-381-6
DOI :
10.1109/DAC.2006.229235