DocumentCode :
2470207
Title :
A network security processor design based on an integrated SOC design and test platform
Author :
Wang, Chen-Hsing ; Lo, Chih-Yen ; Lee, Min-Sheng ; Yeh, Jen-Chieh ; Huang, Chih-Tsun ; Wu, Cheng-Wen ; Huang, Shi-Yu
Author_Institution :
Dept. of Elec. Eng., NTHU, Hsinchu
fYear :
0
fDate :
0-0 0
Firstpage :
490
Lastpage :
495
Abstract :
In this paper we present a generic network security processor (NSP) design suitable for a wide range of security related protocols in wired or wireless network applications. Following the platform-based design methodology, we develop four specific platforms, i.e., architecture platform, EDA platform, design-for-testability (DFT) platform, and prototyping platform, for our NSP design. With these platforms, design of the NSP chip becomes more efficient and systematic. A prototype chip of the NSP has been implemented and fabricated with a 0.18 mum CMOS technology. The chip area is 5 mm times 5 mm (with 1M gates approximately), including I/O pads. The operating clock rate is 80 MHz. The best performance of the crypto-engines is 1.025 Gbps for AES, 1.652 Mbps for RSA, 125.9/157.65 Mbps for HMAC-SHA1/MD5, and 2.56 Gbps for random number generator. Comparison result shows that our NSP is efficient in terms of performance, flexibility and scalability
Keywords :
design for testability; electronic design automation; integrated circuit design; random number generation; system-on-chip; telecommunication security; 0.18 micron; 1.025 Gbit/s; 1.625 Mbit/s; 125.9 Mbit/s; 157.65 Mbit/s; 2.56 Mbit/s; 80 MHz; CMOS technology; DFT platform; EDA platform; HMAC-SHA1; I/O pads; MD5; architecture platform; crypto-engines; design-for-testability; generic NSP design; generic network security processor; integrated SOC design; prototyping platform; random number generator; wireless network applications; CMOS technology; Clocks; Design for testability; Design methodology; Electronic design automation and methodology; Process design; Prototypes; Testing; Wireless application protocol; Wireless networks; AES; AMBA; Design; HMAC-MD5; HMAC-SHA1; RNG; RSA; Security;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2006 43rd ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
1-59593-381-6
Type :
conf
DOI :
10.1109/DAC.2006.229266
Filename :
1688847
Link To Document :
بازگشت