Title :
Compact three-dimensional silicon termination solutions for high voltage SOI SuperJunction
Author :
Antoniou, M. ; Udrea, F. ; Tee, E. Kho Ching ; Pilkington, S. ; Pal, D.K. ; Hoelke, A.
Author_Institution :
Dept. of Eng., Univ. of Cambridge, Cambridge, UK
Abstract :
This paper demonstrates and discusses novel “three dimensional” silicon based junction isolation/termination solutions suitable for high density ultra-low-resistance Lateral Super-Junction structures. The proposed designs are both compact and effective in safely distributing the electrostatic potential away from the active device area. The designs are based on the utilization of existing layers in the device fabrication line, hence resulting in no extra complexity or cost increase. The study/demonstration is done through extensive experimental measurements and numerical simulations.
Keywords :
numerical analysis; silicon-on-insulator; three-dimensional integrated circuits; Si; active device area; compact three-dimensional silicon termination solutions; device fabrication line; electrostatic potential; high density ultra-low-resistance lateral super-junction structures; high voltage SOI superjunction; junction isolation/termination solutions; numerical simulations; Electric breakdown; Electric fields; Electric potential; Implants; Junctions; PIN photodiodes; Silicon; Isolation; Lateral; PSOI; SuperJunction; Termination;
Conference_Titel :
Power Semiconductor Devices and ICs (ISPSD), 2012 24th International Symposium on
Conference_Location :
Bruges
Print_ISBN :
978-1-4577-1594-5
Electronic_ISBN :
1943-653X
DOI :
10.1109/ISPSD.2012.6229030