DocumentCode :
2478110
Title :
An FPGA based diagnostic tool for jitter optimization in serial high-speed transceivers
Author :
Erb, Stefan ; Stadler, Michael ; Pribyl, Wolfgang
Author_Institution :
Inst. of Electron., Graz Univ. of Technol., Graz, Austria
fYear :
2011
fDate :
3-7 July 2011
Firstpage :
5
Lastpage :
8
Abstract :
We present an embedded jitter measurement system for on-chip diagnostics of serial high-speed interfaces. A Virtex-5 FPGA uses a 3Gbit reference signal to retrieve timing jitter distributions from a system under test (SUT). Using a recently developed fitting method, the total jitter of the system is determined, which allows for judging the quality of transmission lines, PLLs or transceiver structures. The diagnostic tool is thus able to optimize and configure the SUT without the use of an additional instrumentation device.
Keywords :
circuit testing; field programmable gate arrays; jitter; transceivers; Virtex-5 FPGA; embedded jitter measurement; jitter optimization; on-chip diagnostics; serial high-speed interfaces; serial high-speed transceivers; system under test; transmission lines; Bit error rate; Delay; Field programmable gate arrays; Jitter; Synchronization; Transceivers; Transmission line measurements;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2011 7th Conference on
Conference_Location :
Trento
Print_ISBN :
978-1-4244-9138-4
Electronic_ISBN :
978-1-4244-9136-0
Type :
conf
DOI :
10.1109/PRIME.2011.5966132
Filename :
5966132
Link To Document :
بازگشت