DocumentCode :
2478200
Title :
A CMOS low-power lock-in amplifier
Author :
Maya-Hernaandez, P.M. ; Sanz-Pascual, M.T. ; Calvo, B. ; Antolín, D.
Author_Institution :
Electron. Dept., Inst. Nac. de Astrofis., Opt. y Electron., Tonantzintla, Mexico
fYear :
2012
fDate :
13-16 May 2012
Firstpage :
1804
Lastpage :
1807
Abstract :
A novel analog lock-in amplifier designed in a 0.18μm CMOS process with a single supply voltage of 1.8V is presented in this paper. The proposed architecture recovers the signal of interest from noisy environments with errors below 5% for noise signals of the same amplitude as the signal of interest. The lock-in amplifier is suitable for portable applications thanks to its reduced power consumption and single-supply voltage operation. Post-layout simulation results show a variable DC gain ranging from 20 to 40dB, input-referred noise of 28.1μVrms, power consumption of 350.9 μW and area of (205 × 58) μm2.
Keywords :
CMOS analogue integrated circuits; amplifiers; integrated circuit layout; low-power electronics; CMOS low-power lock-in amplifier; DC gain; analog lock-in amplifier; gain 20 dB to 40 dB; noise signals; portable applications; post-layout simulation; power 350.9 muW; power consumption reduction; signal recovery; single-supply voltage operation; size 0.18 mum; voltage 1.8 V; Gain; Mixers; Noise; Power demand; Resistors; Sensors; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference (I2MTC), 2012 IEEE International
Conference_Location :
Graz
ISSN :
1091-5281
Print_ISBN :
978-1-4577-1773-4
Type :
conf
DOI :
10.1109/I2MTC.2012.6229269
Filename :
6229269
Link To Document :
بازگشت