Title :
A modeling methodology for verifying functionality of a wireless chip
Author_Institution :
Qualcomm Inc., Santa Clara, CA, USA
Abstract :
This paper describes a modeling methodology for verifying functionality of a mixed signal wireless chip before tape out. Modeling methodologies for mixed signal chips can be distinguished by the way they deal with analog signals. The methodology uses a custom Verilog PLI function to model analog blocks for a digital simulator. The PLI function passes multiple real numbers through one port, in either direction, at any point in time. The key issues the methodology addresses are execution speed, capacity, model portability, and coverage.
Keywords :
digital simulation; formal verification; hardware description languages; integrated circuit modelling; integrated circuit testing; mixed analogue-digital integrated circuits; Verilog PLI function; analog blocks; digital simulator; functionality verification; mixed signal wireless chip; modeling methodology; program language interface; Baseband; Circuit simulation; Clocks; Hardware design languages; Radio frequency; Silicon; Testing; Traffic control; Voltage; Wire;
Conference_Titel :
Behavioral Modeling and Simulation Workshop, 2009. BMAS 2009. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-5358-0
DOI :
10.1109/BMAS.2009.5338880