DocumentCode :
2479445
Title :
Multi-radio integration into scaled CMOS SoCs
Author :
Verhelst, Marian
Author_Institution :
Intel Labs., Hillsboro, OR, USA
fYear :
2011
fDate :
3-7 July 2011
Firstpage :
1
Lastpage :
4
Abstract :
The trend of merging computation and wireless communications into SoCs has its reflection on the underlying circuits. Integrating multiple radios into an advanced CMOS process has the potential to reduce costs, ease platform integration and enable further area scaling over technology nodes. This is the case, however, only if the radios are designed with a completely new mindset: Focusing on “digital CMOS-friendly” implementations, robust against interference and process variation. Radio architectures have to be reconsidered to enhance their linearity, while reducing analog and RF complexity where possible. Process scaling lowers the cost of digital signal processing, which can be exploited for digitally assisted analog, Build-In-Self-Test (BIST) and calibration, leading to small, scalable, reliable and low power CMOS radios.
Keywords :
CMOS digital integrated circuits; built-in self test; digital signal processing chips; radiofrequency integrated circuits; system-on-chip; RF complexity; SoC; build-in-self-test; digital CMOS-friendly implementations; digital signal processing; multiradio integration; wireless communications; CMOS integrated circuits; CMOS process; Radio transmitters; Receivers; Synthesizers; System-on-a-chip; Wireless communication; BIST; SoC; digitally enhance; multi-standard; scaled CMOS; wireless;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2011 7th Conference on
Conference_Location :
Trento
Print_ISBN :
978-1-4244-9138-4
Electronic_ISBN :
978-1-4244-9136-0
Type :
conf
DOI :
10.1109/PRIME.2011.5966197
Filename :
5966197
Link To Document :
بازگشت