DocumentCode :
2480586
Title :
Performance improvement of Maneatis PLL for microprocessor clock
Author :
Devi, J. Dhurga ; Ramakrishna, P.V.
Author_Institution :
Dept. of ECE, Anna Univ., Chennai, India
fYear :
2011
fDate :
3-7 July 2011
Firstpage :
209
Lastpage :
212
Abstract :
This paper describes the studies comparing the performance of a traditional single loop Maneatis Phase Lock Loop (PLL) and a proposed Modified Maneatis PLL. The traditional single loop Maneatis PLL is well known for its robustness to supply noise, substrate noise, and possesses variations. In addition, it also exhibits a wide range of operating frequencies. Due to these features, over the years, it had become a default choice for clock generation in many microprocessors. In today´s scenario, most of the multi core processor architectures are operated with a selectable combinations supply voltage and operating frequencies and with the rapid switching between different selections. Though the original Maneatis PLL is still being widely used with hardly any modification in this context too, it is becoming imperative to take a relook at the performance of these PLL designs with regard to capture time, capture transients (frequency overshoot or undershoot) and jitter. This paper proposes a modified dual loop Maneatis PLL architecture, which, while inheriting all the key benefits of the traditional Maneatis single loop PLL, also possesses certain additional desirable features. Detailed simulations have been carried out in 0.18 μm CMOS technology comparing the performance of the original and proposed modified dual loop Maneatis PLLs. The results show that the proposed scheme has better jitter performance, almost no frequency overshoot or undershoot during the capture transient, and a reduced frequency lock time.
Keywords :
CMOS integrated circuits; clocks; microprocessor chips; phase locked loops; CMOS technology; Maneatis PLL; frequency lock time; microprocessor clock; modified dual loop Maneatis PLL architecture; multicore processor architectures; single loop Maneatis phase lock loop; size 0.18 mum; substrate noise; CMOS integrated circuits; CMOS technology; Irrigation; Phase locked loops; Robustness; Simulation; Time frequency analysis; Dual loop; Microprocessor clock; acquisition time; capture transient; jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2011 7th Conference on
Conference_Location :
Trento
Print_ISBN :
978-1-4244-9138-4
Electronic_ISBN :
978-1-4244-9136-0
Type :
conf
DOI :
10.1109/PRIME.2011.5966254
Filename :
5966254
Link To Document :
بازگشت