DocumentCode :
2480593
Title :
Multi-voltage domain clock mesh design
Author :
Sitik, Can ; Taskin, Baris
Author_Institution :
Electr. & Comput. Eng., Drexel Univ., Philadelphia, PA, USA
fYear :
2012
fDate :
Sept. 30 2012-Oct. 3 2012
Firstpage :
201
Lastpage :
206
Abstract :
This paper investigates the effectiveness of a multi-voltage clock network design that is built using the mesh topology. Unlike a clock tree, a single clock mesh that spans multiple voltage domains is infeasible due to the incompatibility of voltage levels of the clock drivers on the electrically-shorted mesh - each voltage domain requires a separate mesh. These disjoint meshes need to be matched in clock skew between the domains. In addition, the additional power dissipation of the level shifters in the logic needs to be compared against the power savings of multi-voltage domain implementation. The case study performed with the largest ISCAS´89 benchmark circuits operating at 500 MHz, 90 nm technology concludes two important results that highlight the benefits of multi-voltage clock mesh design: 1) The multi-voltage domain clock mesh can achieve 37.14% lower power with a 9 ps increase in clock skew over the single-voltage domain clock mesh, and 2) The multi-voltage domain clock mesh achieves 66 ps less skew with a 20.92% increase in power dissipation over a multi-voltage domain clock tree.
Keywords :
clocks; driver circuits; integrated circuit design; ISCAS´89 benchmark circuit; clock driver; electrically-shorted mesh; frequency 500 MHz; level shifter; mesh topology; multivoltage domain clock mesh design; multivoltage domain clock tree; power dissipation; size 90 nm; Clocks; Delay; Integrated circuits; Power demand; Power dissipation; Topology; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2012 IEEE 30th International Conference on
Conference_Location :
Montreal, QC
ISSN :
1063-6404
Print_ISBN :
978-1-4673-3051-0
Type :
conf
DOI :
10.1109/ICCD.2012.6378641
Filename :
6378641
Link To Document :
بازگشت