DocumentCode :
2480641
Title :
A novel logic level calculation model for leakage currents in digital nano-CMOS circuits
Author :
Abbas, Zia ; Genua, Vanni ; Olivieri, Mauro
Author_Institution :
DIET, Sapienza Univ. of Rome, Rome, Italy
fYear :
2011
fDate :
3-7 July 2011
Firstpage :
221
Lastpage :
224
Abstract :
Accurate leakage current estimation in the early phase of digital IC synthesis is an increasingly critical step in the design flow. We present a logic-level estimation approach, suitable for implementation in HDL models or as an off-line tool, supporting separate estimation of the leakage components (sub-threshold, gate tunneling, reverse junction BTBT) including pattern dependency, stacking effects and loading effects. Results on single standard cells and multi-cell circuits exhibit a very good accuracy i.e. below 1% error with respect to Spice BSIM4.
Keywords :
CMOS digital integrated circuits; SPICE; leakage currents; nanoelectronics; SPICE BSIM4; band-to-band-tunneling; digital IC synthesis; digital nanoCMOS circuits; leakage components; leakage currents; logic level calculation model; off-line tool; stacking effects; Accuracy; Estimation; Integrated circuit modeling; Leakage current; Loading; Logic gates; Transistors; Leakage; digital CMOS; static power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2011 7th Conference on
Conference_Location :
Trento
Print_ISBN :
978-1-4244-9138-4
Electronic_ISBN :
978-1-4244-9136-0
Type :
conf
DOI :
10.1109/PRIME.2011.5966257
Filename :
5966257
Link To Document :
بازگشت