Title :
A stochastic reconfigurable architecture for fault-tolerant computation with sequential logic
Author :
Li, Peng ; Qian, Weikang ; Lilja, David J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
fDate :
Sept. 30 2012-Oct. 3 2012
Abstract :
Computation performed on stochastic bit streams is less efficient than that based on a binary radix because of its long latency. However, for certain complex arithmetic operations, computation on stochastic bit streams can consume less energy and tolerate more soft errors. In addition, the latency issue could be solved by using a faster clock frequency or in combination with a parallel processing approach. To take advantage of this computing technique, previous work proposed a combinational logic-based reconfigurable architecture to perform complex arithmetic operations on stochastic streams of bits. In this paper, we enhance and extend this reconfigurable architecture using sequential logic. Compared to the previous approach, the proposed reconfigurable architecture takes less hardware area and consumes less energy, while achieving the same performance in terms of processing time and fault-tolerance.
Keywords :
clocks; digital arithmetic; energy consumption; fault tolerant computing; parallel architectures; performance evaluation; power aware computing; reconfigurable architectures; sequential circuits; stochastic processes; clock frequency; complex arithmetic operations; energy consumption reduction; fault tolerant computation; latency issue; parallel processing; sequential logic; soft error tolerance; stochastic bit streams; stochastic reconfigurable architecture; Clocks; Computer architecture; Image coding; Multiplexing; Polynomials; Silicon; Streaming media;
Conference_Titel :
Computer Design (ICCD), 2012 IEEE 30th International Conference on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-3051-0
DOI :
10.1109/ICCD.2012.6378656