• DocumentCode
    248138
  • Title

    Fast SAO estimation algorithm and its VLSI architecture

  • Author

    Jiayi Zhu ; Dajiang Zhou ; Kimura, Shunji ; Goto, Satoshi

  • Author_Institution
    Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
  • fYear
    2014
  • fDate
    27-30 Oct. 2014
  • Firstpage
    1278
  • Lastpage
    1282
  • Abstract
    SAO estimation is the process of determining SAO parameters in video encoding. There are two difficulties for VLSI implementation of SAO estimation. The first is that there are huge amount of samples to deal with in statistic collection phase. The other is that the complexity of RDO in parameters determination phase is very high. In this article, a fast SAO estimation algorithm and its corresponding VLSI architecture are proposed. For the first difficulty, we use bitmaps to collect statistic of all the 16 samples in one 4×4 block simultaneously. For the second difficulty, we simplify a series of complicated procedures in HM to balance the complexity and BD-rate performance. Experimental results show that the proposed algorithm maintains the picture quality improvement. The VLSI design based on this algorithm can be implemented by 156.32K gates, 8832 bits SPRAM, 400MHz @ 65nm technology and is capable of 8Kx4K @ 120fps encoding.
  • Keywords
    VLSI; adaptive codes; video coding; VLSI architecture; fast SAO estimation algorithm; parameters determination phase; picture quality improvement; video encoding; Algorithm design and analysis; Complexity theory; Encoding; Estimation; Hardware; Software algorithms; Very large scale integration; HEVC; SAO; VLSI; estimation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Image Processing (ICIP), 2014 IEEE International Conference on
  • Conference_Location
    Paris
  • Type

    conf

  • DOI
    10.1109/ICIP.2014.7025255
  • Filename
    7025255