Title :
Architectural simulations of a fast, source-synchronous ring-based Network-on-Chip design
Author :
Mandal, Ayan ; Khatri, Sunil P. ; Mahapatra, Rabi N.
Author_Institution :
Texas A&M Univ., College Station, TX, USA
fDate :
Sept. 30 2012-Oct. 3 2012
Abstract :
Recently, a new source-synchronous ring-based NoC architecture has been proposed, which runs significantly faster than the PEs and offers a high bandwidth and low contention free latency. Architectural simulations show that the original ring-based NoC design suffers from deadlock. In this paper, we explore the architectural aspects of the fast ring-based NoC after redesigning the routers used in the previous authors´ work to avoid deadlock. Architectural results obtained on synthetic traffic demonstrate that the modified ring-based NoC has up to 3.5× lower latency and up to 2.9× higher maximum sustained injection rate compared with a state of the art mesh-based NoC.
Keywords :
network synthesis; network-on-chip; PE; architectural simulations; art mesh-based NoC; modified ring-based NoC; source-synchronous ring-based NoC architecture; source-synchronous ring-based network-on-chip design; synthetic traffic; Pipelines; Radiation detectors; Routing; Synchronization; System recovery; Tornadoes;
Conference_Titel :
Computer Design (ICCD), 2012 IEEE 30th International Conference on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-3051-0
DOI :
10.1109/ICCD.2012.6378684