DocumentCode :
2481892
Title :
Modeling economics of LSI design and manufacturing for test design selection
Author :
Ichihara, Hideyuki ; Shimizu, Noboru ; Iwagaki, Tsuyoshi ; Inoue, Tomoo
Author_Institution :
Sch. of Inf. Sci., Hiroshima City Univ., Hiroshima, Japan
fYear :
2012
fDate :
Sept. 30 2012-Oct. 3 2012
Firstpage :
516
Lastpage :
517
Abstract :
Many test designs (or DFTs: designs-for-testability) have been proposed to overcome various issues around LSI testing. In this paper, we propose a cost and benefit model for comparing several test designs in terms of the final profit of logic LSI design and manufacturing. Test designs can affect chip area, testing time, test generation time and fault coverage; in the proposed model, we clarify the relationship among these factors for major three test designs: scan design, built-in self-test (BIST) design and test compression design. The proposed model reveals the final profit for each test design in a given LSI design and manufacturing environment, so that it can designate a suitable test design in the early stage of LSI design flow. We show an example of application of the proposed model for test design selection in a given environment.
Keywords :
design for testability; large scale integration; semiconductor device manufacture; BIST design; DFT; LSI design; built-in self-test design; fault coverage; modeling economics; scan design; test compression design; test design selection manufacturing; test generation time; Adaptation models; Built-in self-test; Economics; Large scale integration; Manufacturing; Mathematical model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2012 IEEE 30th International Conference on
Conference_Location :
Montreal, QC
ISSN :
1063-6404
Print_ISBN :
978-1-4673-3051-0
Type :
conf
DOI :
10.1109/ICCD.2012.6378701
Filename :
6378701
Link To Document :
بازگشت