Title :
Pipelined Residue Logarithmic Numbers System for general modules set {2n-1, 2n, 2n+1}
Author :
Mousavi, Alireza ; Taleshmekaeil, Davar Kheirandish
Author_Institution :
Tabriz Branch, Islamic Azad Univ., Tabriz, Iran
fDate :
Nov. 30 2010-Dec. 2 2010
Abstract :
In this paper, we study residue logarithmic numbers system and design pipelined arithmetic logic unit for Residue Logarithmic Numbers System in order to be used for module set {2n -1,2n ,2n +1} that leads to implementation of integrated circuits for the general module with high speed and security but low power consumption. In this design a combination of two Logarithmic Number System and Residue Numbers System are used in order to design an arithmetic logic unit which uses characteristics of these two systems. In this system for addition and subtraction operations of arithmetic logic units, we use modified CRT instead of suggested MRC in naivi method and also we use direct transform for changing weight numbers to residue numbers and then we perform the modules addition circuits in third suggested stage by using Carry Select Adder. VLSI tools also are used for comparison and simulation. Results of these comparison and simulations show the suggested design ability for speed of integrated circuits. Part two introduces Logarithmic Number System and Residue Numbers System. Part three introduces add logarithm in numerical system of RLNS. Part four introduces suggested design for addition and subtraction circuits, Part five provides a comparison of previous methods with suggested method and part six provides conclusions.
Keywords :
VLSI; adders; carry logic; integrated circuit design; integrated logic circuits; logic design; logic simulation; low-power electronics; pipeline arithmetic; residue number systems; CRT; MRC; RLNS; VLSI tool; carry select adder; integrated circuit speed; naivi method; pipelined arithmetic logic unit design; pipelined residue logarithmic numbers system; power consumption; subtraction circuits; subtraction operation; weight number; Adders; Delay; Digital arithmetic; Hardware; Power demand; Security; Very large scale integration;
Conference_Titel :
Computer Sciences and Convergence Information Technology (ICCIT), 2010 5th International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8567-3
Electronic_ISBN :
978-89-88678-30-5
DOI :
10.1109/ICCIT.2010.5711144