DocumentCode :
2483364
Title :
HPCC RandomAccess benchmark for next generation supercomputers
Author :
Aggarwal, Vikas ; Sabharwal, Yogish ; Garg, Rahul ; Heidelberger, Philip
Author_Institution :
IBM India Res. Lab., New Delhi, India
fYear :
2009
fDate :
23-29 May 2009
Firstpage :
1
Lastpage :
11
Abstract :
In this paper we examine the key elements determining the performance of the HPC Challenge RandomAccess benchmark on next generation supercomputers. We find that the performance of this benchmark is closely related to the bisection bandwidth of the underlying communication network, performance of integer divide operation and details of benchmark specifications such as error tolerance and permissible multi-core mapping strategies. We demonstrate that seemingly small and innocuous changes in the benchmark can lead to significantly different system performance. We also present an algorithm to optimize RandomAccess benchmark for multi-core systems. Our algorithm uses aggregation and software routing and balances the load on the cores by specializing each of the cores for one specific routing or update function. This algorithm gives approximately a factor of 3 speedup on the Blue Gene/P system which is based on quad-core nodes.
Keywords :
IBM computers; mainframes; performance evaluation; Blue Gene/P system; HPC challenge randomaccess benchmark; HPCC randomaccess benchmark; error tolerance; next generation supercomputers; permissible multi-core mapping strategies; software routing; Bandwidth; Communication networks; Costs; Error analysis; Ice; Routing; Software algorithms; Supercomputers; System performance; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel & Distributed Processing, 2009. IPDPS 2009. IEEE International Symposium on
Conference_Location :
Rome
ISSN :
1530-2075
Print_ISBN :
978-1-4244-3751-1
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2009.5161019
Filename :
5161019
Link To Document :
بازگشت