DocumentCode :
2484269
Title :
FPGA Based High Speed BCH Encoder for Wireless Communication Applications
Author :
Mehra, Rajesh ; Saini, Garima ; Singh, Sukhbir
Author_Institution :
ECE Dept., N.I.T.T.T.R., Chandigarh, India
fYear :
2011
fDate :
3-5 June 2011
Firstpage :
576
Lastpage :
579
Abstract :
This paper presents prototyping of a high speed and area efficient BCH encoder on an FPGA target device for wireless communication applications. FPGA implementation is very fast, easy to modify and suitable for prototyping products. BCH encoder is usually implemented with linear feedback shift register architecture. BCH codes can be defined by two parameters that are numbers of errors to be corrected and code size. The proposed BCH encoder has been developed and simulated using Matlab along with Xilinx DSP Tools, synthesized with XST and implemented on Spartan 3E target FPGA device. The results show that proposed BCH encoder can operate at a maximum frequency of 249.8 MHz by consuming negligible resources of target device.
Keywords :
BCH codes; field programmable gate arrays; radiocommunication; FPGA device; Matlab; Spartan 3E; XST; Xilinx DSP Tools; frequency 249.8 MHz; high speed BCH encoder; wireless communication applications; Encoding; Field programmable gate arrays; Forward error correction; Polynomials; Registers; Table lookup; Wireless communication; ARQ; BCH encoding; CRT; FEC; LFSR;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2011 International Conference on
Conference_Location :
Katra, Jammu
Print_ISBN :
978-1-4577-0543-4
Electronic_ISBN :
978-0-7695-4437-3
Type :
conf
DOI :
10.1109/CSNT.2011.123
Filename :
5966513
Link To Document :
بازگشت