DocumentCode :
2484692
Title :
A Register Transfer Level Approach for Intermittent Semi-Concurrent Error Detection
Author :
Yang Donghu ; Jiang Jianhui ; Yin Jie ; Huang Jipeng
Author_Institution :
Dept. of Comput. Sci. & Technol., Tongji Univ., Shanghai, China
fYear :
2010
fDate :
22-23 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
With the increasing chip density and the continuous improvement of reliability requirements, the concurrent error detection techniques in register transfer level have become an increasing concern. Because of the actual low probability of failure occurring, a number of semi-concurrent error detection techniques are feasible. The circuits can be checked in every N iterations. So the recomputations will have N-1 free iterations. This paper can take full advantage of the free iterations to achieve the concurrent processing of the original computation, thus enhancing performance. The proposed strategy is actually independent from a specific scheduling-and-allocation algorithm; however, for recomputations the conventional duplication with comparison leads to high circuit complexity increase. So we modify the force-directed algorithm to ease the hardware overhead as well as to ensure that the data path is fault-secure in an iteration.
Keywords :
error detection; logic design; reliability; scheduling; chip density; force directed algorithm; intermittent semiconcurrent error detection; register transfer level approach; reliability requirements; scheduling and allocation algorithm; Circuit faults; Clocks; Computer errors; Data security; Fault detection; Frequency; Hardware; Logic devices; Registers; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
e-Business and Information System Security (EBISS), 2010 2nd International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-5893-6
Electronic_ISBN :
978-1-4244-5895-0
Type :
conf
DOI :
10.1109/EBISS.2010.5473579
Filename :
5473579
Link To Document :
بازگشت