DocumentCode :
248529
Title :
Functional verification for FFT cores
Author :
Pachiana, Gabriel ; Agustin Rodriguez, J. ; Paolini, Eduardo E.
Author_Institution :
Inst. de Investig. en Ing. Electr. “Alfredo Desages”, Univ. Nac. del Sur, Bahia Blanca, Argentina
fYear :
2014
fDate :
24-25 July 2014
Firstpage :
95
Lastpage :
100
Abstract :
This paper presents an initial approach to the development of a component for black box functional verification of FFT cores. First, a coverage model based on equivalence partitioning and boundary value analysis of the input signal space is defined, allowing to identify a set of test cases of interest. Then, the design and implementation of a SystemVerilog testbench is described and employed to stimulate three FFT IPs, performing a coverage driven verification procedure for checking performance, configurations and accuracy correctness.
Keywords :
digital signal processing chips; fast Fourier transforms; FFT IPs simulation; FFT cores; SystemVerilog testbench; black box functional verification; boundary value analysis; checking performance; coverage driven verification procedure; coverage model; equivalence partitioning; input signal space; Accuracy; Analytical models; Complexity theory; Digital signal processing; Mathematical model; Unified modeling language; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Micro-Nanoelectronics, Technology and Applications (EAMTA), 2014 Argentine Conference on
Conference_Location :
Mendoza
Print_ISBN :
978-987-1907-86-1
Type :
conf
DOI :
10.1109/EAMTA.2014.6906086
Filename :
6906086
Link To Document :
بازگشت