DocumentCode :
2485790
Title :
Verifying finite state real-time discrete event processes
Author :
Ostroff, J.S.
Author_Institution :
Dept. of Comput. Sci., York Univ., North York, Ont., Canada
fYear :
1989
fDate :
5-9 Jun 1989
Firstpage :
207
Lastpage :
216
Abstract :
Decision procedures are presented for checking a small but useful class of properties for any finite-state system consisting of real-time discrete-event processes. A timed transition model (TTM) is used for representing real-time discrete-event processes, and real-time temporal logic (RTTL) is the assertion language in which the property to be verified is stated. The relationship of TTMs to other formalisms is summarized along with a complete definition of TTMs and an overview of RTTL. The construction of reachability graphs is discussed, two different procedures are presented for constructing reachability graphs, and the corresponding decision procedures are given
Keywords :
finite automata; graph theory; real-time systems; assertion language; decision procedures; finite-state system; reachability graphs; real-time discrete-event processes; real-time temporal logic; timed transition model; Clocks; Computational modeling; Computer science; Concrete; Heart; Logic; Message passing; Real time systems; Safety; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Distributed Computing Systems, 1989., 9th International Conference on
Conference_Location :
Newport Beach, CA
Print_ISBN :
0-8186-1953-8
Type :
conf
DOI :
10.1109/ICDCS.1989.37949
Filename :
37949
Link To Document :
بازگشت