DocumentCode :
2488133
Title :
Analyzing the test generation problem for an application-oriented test of FPGAs
Author :
Renovell, M. ; Portal, J.M. ; Faure, P. ; Figueras, J. ; Zorian, Y.
Author_Institution :
LIRMM-UM2, Montpellier, France
fYear :
2000
fDate :
2000
Firstpage :
75
Lastpage :
80
Abstract :
The objective of this paper is to generate an application-oriented test procedure to be used by a FPGA user in a given application. General definitions concerning the specific problem of testing RAM-based FPGAs are first given such as the important concept of `AC-non-redundant fault´. Using a set of circuits implemented on a XILINX 4000E, it is shown that a classical test pattern generation performed on the circuit netlist gives a low AC-non-redundant fault coverage and it is pointed out that test pattern generation performed on a FPGA representation is required. It is then demonstrated that test pattern generation performed on the FPGA representation can be significantly accelerated by removing most of the AC-redundant faults. Finally, a technique is proposed to even more accelerate the test pattern generation process by using a reduced FPGA description
Keywords :
automatic test pattern generation; fault simulation; field programmable gate arrays; logic testing; AC-non-redundant fault; ATPG acceleration; FPGA test; RAM-based FPGA; application-oriented test procedure; circuit netlist; reduced FPGA description; test generation problem; Circuit faults; Circuit testing; Field programmable gate arrays; Integrated circuit interconnections; Life estimation; Logic testing; Performance evaluation; Programmable logic arrays; Read-write memory; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2000. Proceedings. IEEE European
Conference_Location :
Cascais
ISSN :
1530-1877
Print_ISBN :
0-7695-0701-8
Type :
conf
DOI :
10.1109/ETW.2000.873782
Filename :
873782
Link To Document :
بازگشت