DocumentCode :
2488364
Title :
Fast and low-area TPGs based on T-type flip-flops can be easily integrated to the scan path
Author :
Garbolino, Tomasz ; Hlawiczka, Andrzej ; Kristof, Adam
Author_Institution :
Inst. of Electron., Silesian Tech. Univ., Gliwice, Poland
fYear :
2000
fDate :
2000
Firstpage :
161
Lastpage :
166
Abstract :
A new structure of the fast and low-area test pattern generator (TPG) composed of T-type flip-flops that can be easily integrated to the scan path is proposed in the paper. Nowadays, techniques of incorporating TPGs containing T-type flip-flops to the scan path either use asynchronous set and reset inputs of flip-flops or require adding a large amount of logic to transform TPG into the shift register. They all introduce large area overhead and degrade timing parameters of TPG. The area overhead of a new TPG structure is much less than in the case of to-day existing solutions. Moreover, it possess better timing parameters than conventionally designed TPGs. This last feature has been partially achieved due to the use of dedicated T-type flip-flop, whose design is presented in the paper. In addition, authors propose a testing method that is suitable for verifying correct functioning of both the scan-path and the new type TPGs incorporated in it
Keywords :
flip-flops; logic design; logic testing; shift registers; T-type flip-flops; area overhead; dedicated T-type flip-flop; large area overhead; low-area TPG; low-area test pattern generator; quasi-scan mode; quasi-shift mode; scan path; scan-path; shift register; timing parameters; Circuit faults; Circuit testing; Electronic equipment testing; Flip-flops; Frequency; Paper technology; Propagation delay; Shift registers; Test pattern generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2000. Proceedings. IEEE European
Conference_Location :
Cascais
ISSN :
1530-1877
Print_ISBN :
0-7695-0701-8
Type :
conf
DOI :
10.1109/ETW.2000.873794
Filename :
873794
Link To Document :
بازگشت