DocumentCode :
2488444
Title :
A monolithic 625 Mb/s data recovery circuit in 1.2 μm CMOS
Author :
Kang, J. ; Liu, W. ; Cavin, R.K.
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
625
Lastpage :
628
Abstract :
This paper presents a technique and circuitry for recovering high speed data using a novel matched delay sampler. By simultaneously propagating the data and a slow clock through two different delay taps, the sampler achieves a very fine sampling resolution which is mainly limited by the delay difference between data and clock. Thus it is capable of oversampling data signals and greatly enhances the possibility of very high rate data recovery. This circuitry has been designed in MOSIS 1.2 μm CMOS technology with an area of 10.8 mm2. Simulation shows it is capable of taking 625 Mb/s (SONET-OC12) input data and makes a 1:4 demultiplexing of the data into four 156.25 Mb/s output streams. In the processing of data recovery, the slow clock phase tracks with the input data based on values extracted from the digital phase control circuit
Keywords :
CMOS digital integrated circuits; SONET; data communication; data communication equipment; demultiplexing equipment; digital communication; 1.2 micron; 625 Mbit/s; MOSIS CMOS technology; SONET-OC12; data signal oversampling; delay taps; demultiplexing; digital phase control circuit; matched delay sampler; monolithic data recovery circuit; CMOS technology; Circuits; Clocks; Data communication; Data mining; Delay lines; Phase control; Propagation delay; Sampling methods; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1994., Proceedings of the IEEE 1994
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-1886-2
Type :
conf
DOI :
10.1109/CICC.1994.379645
Filename :
379645
Link To Document :
بازگشت